CMOS 6T SRAM cell

Switch-level demonstration of the typical six-transistor SRAM storage cell.

  DOWNLOAD 1.1 KB Free

A switch-level demonstration of the typical six-transistor SRAM storage cell.
Click the input switches of the type the 'd' bindkey to control the DATAIN data input value, 'e' to enable the bit line tristate drivers, and 'w' to control the word line.

The memory cell shown here forms the basis for most static random-access memories in CMOS technology. It uses six transistors to store and access one bit.

  DOWNLOAD 1.1 KB Free
Specifications
Developer:
University of Hamburg
License type:
Freeware